blob: 47e02ce438efebb9be59246c1153556bb3713eab [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
johpow01873d4242020-10-02 13:41:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Varun Wadekardd4f0882018-06-18 16:15:51 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekar030567e2017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
82#define ICC_SRE_EL1 S3_0_C12_C12_5
83#define ICC_SRE_EL2 S3_4_C12_C9_5
84#define ICC_SRE_EL3 S3_6_C12_C12_5
85#define ICC_CTLR_EL1 S3_0_C12_C12_4
86#define ICC_CTLR_EL3 S3_6_C12_C12_4
87#define ICC_PMR_EL1 S3_0_C4_C6_0
88#define ICC_RPR_EL1 S3_0_C12_C11_3
89#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
90#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
91#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
92#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
93#define ICC_IAR0_EL1 S3_0_c12_c8_0
94#define ICC_IAR1_EL1 S3_0_c12_c12_0
95#define ICC_EOIR0_EL1 S3_0_c12_c8_1
96#define ICC_EOIR1_EL1 S3_0_c12_c12_1
97#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010098
99/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000100 * Definitions for EL2 system registers for save/restore routine
101 ******************************************************************************/
102
103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsov28f39f02020-02-25 13:56:19 +0000110#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000111#define ICH_VMCR_EL2 S3_4_C12_C11_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000112#define MPAMVPM0_EL2 S3_4_C10_C5_0
113#define MPAMVPM1_EL2 S3_4_C10_C5_1
114#define MPAMVPM2_EL2 S3_4_C10_C5_2
115#define MPAMVPM3_EL2 S3_4_C10_C5_3
116#define MPAMVPM4_EL2 S3_4_C10_C5_4
117#define MPAMVPM5_EL2 S3_4_C10_C5_5
118#define MPAMVPM6_EL2 S3_4_C10_C5_6
119#define MPAMVPM7_EL2 S3_4_C10_C5_7
120#define MPAMVPMV_EL2 S3_4_C10_C4_1
Max Shvetsov28259462020-02-17 16:15:47 +0000121#define TRFCR_EL2 S3_4_C1_C2_1
122#define PMSCR_EL2 S3_4_C9_C9_0
123#define TFSR_EL2 S3_4_C5_C6_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000124
125/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000126 * Generic timer memory mapped registers & offsets
127 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700128#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200129#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700130#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000131
Varun Wadekar030567e2017-05-25 18:04:48 -0700132#define CNTCR_EN (U(1) << 0)
133#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100134#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000135
136/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137 * System register bit definitions
138 ******************************************************************************/
139/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700140#define LOUIS_SHIFT U(21)
141#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100142#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700143#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700146#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100148/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700149#define DCISW U(0x0)
150#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000151#if ERRATA_A53_827319
152#define DCCSW DCCISW
153#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700154#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000155#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100156
157/* ID_AA64PFR0_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700158#define ID_AA64PFR0_EL0_SHIFT U(0)
159#define ID_AA64PFR0_EL1_SHIFT U(4)
160#define ID_AA64PFR0_EL2_SHIFT U(8)
161#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100162#define ID_AA64PFR0_AMU_SHIFT U(44)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100163#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01873d4242020-10-02 13:41:11 -0500164#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
165#define ID_AA64PFR0_AMU_V1 U(0x1)
166#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100167#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100168#define ID_AA64PFR0_GIC_SHIFT U(24)
169#define ID_AA64PFR0_GIC_WIDTH U(4)
170#define ID_AA64PFR0_GIC_MASK ULL(0xf)
David Cunado1a853372017-10-20 11:30:57 +0100171#define ID_AA64PFR0_SVE_SHIFT U(32)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100172#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000173#define ID_AA64PFR0_SVE_LENGTH U(4)
Achin Gupta0376e7c2019-10-11 14:44:05 +0100174#define ID_AA64PFR0_SEL2_SHIFT U(36)
Artsem Artsemenkadb3ae852019-11-26 16:40:31 +0000175#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100176#define ID_AA64PFR0_MPAM_SHIFT U(40)
177#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sathees Balya65849aa2018-12-06 13:33:24 +0000178#define ID_AA64PFR0_DIT_SHIFT U(48)
179#define ID_AA64PFR0_DIT_MASK ULL(0xf)
180#define ID_AA64PFR0_DIT_LENGTH U(4)
181#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000182#define ID_AA64PFR0_CSV2_SHIFT U(56)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100183#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000184#define ID_AA64PFR0_CSV2_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100186/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100187#define EL_IMPL_NONE ULL(0)
188#define EL_IMPL_A64ONLY ULL(1)
189#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000190
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100191/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
192#define ID_AA64DFR0_PMS_SHIFT U(32)
193#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Achin Guptadf373732015-09-03 14:18:02 +0100194
Manish V Badarkhe813524e2021-07-02 09:10:56 +0100195/* ID_AA64DFR0_EL1.TraceBuffer definitions */
196#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
197#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
198#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
199
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000200/* ID_AA64DFR0_EL1.MTPMU definitions (for ARMv8.6+) */
201#define ID_AA64DFR0_MTPMU_SHIFT U(48)
202#define ID_AA64DFR0_MTPMU_MASK ULL(0xf)
203#define ID_AA64DFR0_MTPMU_SUPPORTED ULL(1)
204
Tomas Pilar7c802c72020-10-28 15:34:12 +0000205/* ID_AA64ISAR0_EL1 definitions */
206#define ID_AA64ISAR0_RNDR_SHIFT U(60)
207#define ID_AA64ISAR0_RNDR_MASK ULL(0xf)
208
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000209/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000210#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000211#define ID_AA64ISAR1_GPI_SHIFT U(28)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000212#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000213#define ID_AA64ISAR1_GPA_SHIFT U(24)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000214#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000215#define ID_AA64ISAR1_API_SHIFT U(8)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000216#define ID_AA64ISAR1_API_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000217#define ID_AA64ISAR1_APA_SHIFT U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000218#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000219
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000220/* ID_AA64MMFR0_EL1 definitions */
221#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
222#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
223
Varun Wadekar030567e2017-05-25 18:04:48 -0700224#define PARANGE_0000 U(32)
225#define PARANGE_0001 U(36)
226#define PARANGE_0010 U(40)
227#define PARANGE_0011 U(42)
228#define PARANGE_0100 U(44)
229#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000230#define PARANGE_0110 U(52)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000231
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500232#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
233#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
234#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
235#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
236#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
237
Jimmy Brisson110ee432020-04-16 10:47:56 -0500238#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
239#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
240#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
241#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
242
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100243#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100244#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
245#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
246#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100247
248#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100249#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
250#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
251#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100252
253#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100254#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
255#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
256#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100257
johpow016cac7242020-04-22 14:05:13 -0500258/* ID_AA64MMFR1_EL1 definitions */
259#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
260#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
261#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
262#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
263
Alexei Fedorova83103c2020-11-25 14:07:05 +0000264#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
265#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
266#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
267#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
268#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
269#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
270
Daniel Boulby37596fc2020-11-25 16:36:46 +0000271#define ID_AA64MMFR1_EL1_VHE_SHIFT U(8)
272#define ID_AA64MMFR1_EL1_VHE_MASK ULL(0xf)
273
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000274/* ID_AA64MMFR2_EL1 definitions */
275#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000276
277#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
278#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
279
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000280#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
281#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
282
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000283/* ID_AA64PFR1_EL1 definitions */
284#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
285#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
286
287#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
288
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100289#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
290#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
291
292#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
293
Soby Mathewb7e398d2019-07-12 09:23:38 +0100294#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
295#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
296
Alexei Fedorov0563ab02020-12-01 13:22:25 +0000297/* Memory Tagging Extension is not implemented */
298#define MTE_UNIMPLEMENTED U(0)
299/* FEAT_MTE: MTE instructions accessible at EL0 are implemented */
300#define MTE_IMPLEMENTED_EL0 U(1)
301/* FEAT_MTE2: Full MTE is implemented */
302#define MTE_IMPLEMENTED_ELX U(2)
303/*
304 * FEAT_MTE3: MTE is implemented with support for
305 * asymmetric Tag Check Fault handling
306 */
307#define MTE_IMPLEMENTED_ASY U(3)
Soby Mathewb7e398d2019-07-12 09:23:38 +0100308
Alexei Fedorovdbcc44a2020-05-26 13:16:41 +0100309#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
310#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
311
Achin Gupta4f6ad662013-10-25 09:08:21 +0100312/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700313#define ID_PFR1_VIRTEXT_SHIFT U(12)
314#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100315#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100316 & ID_PFR1_VIRTEXT_MASK)
317
318/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100319#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700320 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
321 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100322
John Powell3443a702020-03-20 14:21:05 -0500323#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
324 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorova83103c2020-11-25 14:07:05 +0000325
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200326#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700327 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
328 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200329
David Cunado18f2efd2017-04-13 22:38:29 +0100330#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
331 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
332 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
333
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000334#define SCTLR_M_BIT (ULL(1) << 0)
335#define SCTLR_A_BIT (ULL(1) << 1)
336#define SCTLR_C_BIT (ULL(1) << 2)
337#define SCTLR_SA_BIT (ULL(1) << 3)
338#define SCTLR_SA0_BIT (ULL(1) << 4)
339#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000340#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000341#define SCTLR_ITD_BIT (ULL(1) << 7)
342#define SCTLR_SED_BIT (ULL(1) << 8)
343#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000344#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
345#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000346#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100347#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000348#define SCTLR_DZE_BIT (ULL(1) << 14)
349#define SCTLR_UCT_BIT (ULL(1) << 15)
350#define SCTLR_NTWI_BIT (ULL(1) << 16)
351#define SCTLR_NTWE_BIT (ULL(1) << 18)
352#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000353#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000354#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000355#define SCTLR_EIS_BIT (ULL(1) << 22)
356#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000357#define SCTLR_E0E_BIT (ULL(1) << 24)
358#define SCTLR_EE_BIT (ULL(1) << 25)
359#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100360#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000361#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
362#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100363#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000364#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100365#define SCTLR_BT0_BIT (ULL(1) << 35)
366#define SCTLR_BT1_BIT (ULL(1) << 36)
367#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000368#define SCTLR_ITFSB_BIT (ULL(1) << 37)
369#define SCTLR_TCF0_SHIFT U(38)
370#define SCTLR_TCF0_MASK ULL(3)
371
372/* Tag Check Faults in EL0 have no effect on the PE */
373#define SCTLR_TCF0_NO_EFFECT U(0)
374/* Tag Check Faults in EL0 cause a synchronous exception */
375#define SCTLR_TCF0_SYNC U(1)
376/* Tag Check Faults in EL0 are asynchronously accumulated */
377#define SCTLR_TCF0_ASYNC U(2)
378/*
379 * Tag Check Faults in EL0 cause a synchronous exception on reads,
380 * and are asynchronously accumulated on writes
381 */
382#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
383
384#define SCTLR_TCF_SHIFT U(40)
385#define SCTLR_TCF_MASK ULL(3)
386
387/* Tag Check Faults in EL1 have no effect on the PE */
388#define SCTLR_TCF_NO_EFFECT U(0)
389/* Tag Check Faults in EL1 cause a synchronous exception */
390#define SCTLR_TCF_SYNC U(1)
391/* Tag Check Faults in EL1 are asynchronously accumulated */
392#define SCTLR_TCF_ASYNC U(2)
393/*
394 * Tag Check Faults in EL1 cause a synchronous exception on reads,
395 * and are asynchronously accumulated on writes
396 */
397#define SCTLR_TCF_SYNCR_ASYNCW U(3)
398
399#define SCTLR_ATA0_BIT (ULL(1) << 42)
400#define SCTLR_ATA_BIT (ULL(1) << 43)
Daniel Boulby37596fc2020-11-25 16:36:46 +0000401#define SCTLR_DSSBS_SHIFT U(44)
402#define SCTLR_DSSBS_BIT (ULL(1) << SCTLR_DSSBS_SHIFT)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000403#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
404#define SCTLR_TWEDEL_SHIFT U(46)
405#define SCTLR_TWEDEL_MASK ULL(0xf)
406#define SCTLR_EnASR_BIT (ULL(1) << 54)
407#define SCTLR_EnAS0_BIT (ULL(1) << 55)
408#define SCTLR_EnALS_BIT (ULL(1) << 56)
409#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunado18f2efd2017-04-13 22:38:29 +0100410#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100411
Alexei Fedorova83103c2020-11-25 14:07:05 +0000412/* CPACR_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700413#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500414#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
415#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
416#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100417
418/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700419#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow016cac7242020-04-22 14:05:13 -0500420#define SCR_TWEDEL_SHIFT U(30)
421#define SCR_TWEDEL_MASK ULL(0xf)
johpow01873d4242020-10-02 13:41:11 -0500422#define SCR_AMVOFFEN_BIT (UL(1) << 35)
johpow016cac7242020-04-22 14:05:13 -0500423#define SCR_TWEDEn_BIT (UL(1) << 29)
johpow01873d4242020-10-02 13:41:11 -0500424#define SCR_ECVEN_BIT (UL(1) << 28)
425#define SCR_FGTEN_BIT (UL(1) << 27)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500426#define SCR_ATA_BIT (UL(1) << 26)
427#define SCR_FIEN_BIT (UL(1) << 21)
428#define SCR_EEL2_BIT (UL(1) << 18)
429#define SCR_API_BIT (UL(1) << 17)
430#define SCR_APK_BIT (UL(1) << 16)
431#define SCR_TERR_BIT (UL(1) << 15)
432#define SCR_TWE_BIT (UL(1) << 13)
433#define SCR_TWI_BIT (UL(1) << 12)
434#define SCR_ST_BIT (UL(1) << 11)
435#define SCR_RW_BIT (UL(1) << 10)
436#define SCR_SIF_BIT (UL(1) << 9)
437#define SCR_HCE_BIT (UL(1) << 8)
438#define SCR_SMD_BIT (UL(1) << 7)
439#define SCR_EA_BIT (UL(1) << 3)
440#define SCR_FIQ_BIT (UL(1) << 2)
441#define SCR_IRQ_BIT (UL(1) << 1)
442#define SCR_NS_BIT (UL(1) << 0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700443#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunado18f2efd2017-04-13 22:38:29 +0100444#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100445
David Cunado18f2efd2017-04-13 22:38:29 +0100446/* MDCR_EL3 definitions */
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100447#define MDCR_EnPMSN_BIT (ULL(1) << 36)
448#define MDCR_MPMX_BIT (ULL(1) << 35)
449#define MDCR_MCCD_BIT (ULL(1) << 34)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100450#define MDCR_NSTB(x) ((x) << 24)
451#define MDCR_NSTB_EL1 ULL(0x3)
452#define MDCR_NSTBE (ULL(1) << 26)
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000453#define MDCR_MTPME_BIT (ULL(1) << 28)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100454#define MDCR_TDCC_BIT (ULL(1) << 27)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100455#define MDCR_SCCD_BIT (ULL(1) << 23)
Alexei Fedorov12f6c062021-05-14 11:21:56 +0100456#define MDCR_EPMAD_BIT (ULL(1) << 21)
457#define MDCR_EDAD_BIT (ULL(1) << 20)
458#define MDCR_TTRF_BIT (ULL(1) << 19)
459#define MDCR_STE_BIT (ULL(1) << 18)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100460#define MDCR_SPME_BIT (ULL(1) << 17)
461#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000462#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000463#define MDCR_SPD32_LEGACY ULL(0x0)
464#define MDCR_SPD32_DISABLE ULL(0x2)
465#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100466#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000467#define MDCR_NSPB_EL1 ULL(0x3)
468#define MDCR_TDOSA_BIT (ULL(1) << 10)
469#define MDCR_TDA_BIT (ULL(1) << 9)
470#define MDCR_TPM_BIT (ULL(1) << 6)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000471#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm85e93ba2017-02-08 11:51:50 +0000472
David Cunado18f2efd2017-04-13 22:38:29 +0100473/* MDCR_EL2 definitions */
Javier Almansa Sobrino0063dd12020-11-23 18:38:15 +0000474#define MDCR_EL2_MTPME (U(1) << 28)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100475#define MDCR_EL2_HLP (U(1) << 26)
Manish V Badarkhe40ff9072021-06-23 20:02:39 +0100476#define MDCR_EL2_E2TB(x) ((x) << 24)
477#define MDCR_EL2_E2TB_EL1 U(0x3)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100478#define MDCR_EL2_HCCD (U(1) << 23)
479#define MDCR_EL2_TTRF (U(1) << 19)
480#define MDCR_EL2_HPMD (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100481#define MDCR_EL2_TPMS (U(1) << 14)
482#define MDCR_EL2_E2PB(x) ((x) << 12)
483#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100484#define MDCR_EL2_TDRA_BIT (U(1) << 11)
485#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
486#define MDCR_EL2_TDA_BIT (U(1) << 9)
487#define MDCR_EL2_TDE_BIT (U(1) << 8)
488#define MDCR_EL2_HPME_BIT (U(1) << 7)
489#define MDCR_EL2_TPM_BIT (U(1) << 6)
490#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
491#define MDCR_EL2_RESET_VAL U(0x0)
492
493/* HSTR_EL2 definitions */
494#define HSTR_EL2_RESET_VAL U(0x0)
495#define HSTR_EL2_T_MASK U(0xff)
496
497/* CNTHP_CTL_EL2 definitions */
498#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
499#define CNTHP_CTL_RESET_VAL U(0x0)
500
501/* VTTBR_EL2 definitions */
502#define VTTBR_RESET_VAL ULL(0x0)
503#define VTTBR_VMID_MASK ULL(0xff)
504#define VTTBR_VMID_SHIFT U(48)
505#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
506#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000507
Achin Gupta4f6ad662013-10-25 09:08:21 +0100508/* HCR definitions */
johpow01873d4242020-10-02 13:41:11 -0500509#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100510#define HCR_API_BIT (ULL(1) << 41)
511#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100512#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000513#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700514#define HCR_RW_SHIFT U(31)
515#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100516#define HCR_AMO_BIT (ULL(1) << 5)
517#define HCR_IMO_BIT (ULL(1) << 4)
518#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100519
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100520/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700521#define ISR_A_SHIFT U(8)
522#define ISR_I_SHIFT U(7)
523#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100524
Achin Gupta4f6ad662013-10-25 09:08:21 +0100525/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100526#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700527#define EVNTEN_BIT (U(1) << 2)
528#define EL1PCEN_BIT (U(1) << 1)
529#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100530
531/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700532#define EL0PTEN_BIT (U(1) << 9)
533#define EL0VTEN_BIT (U(1) << 8)
534#define EL0PCTEN_BIT (U(1) << 0)
535#define EL0VCTEN_BIT (U(1) << 1)
536#define EVNTEN_BIT (U(1) << 2)
537#define EVNTDIR_BIT (U(1) << 3)
538#define EVNTI_SHIFT U(4)
539#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100540
541/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700542#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100543#define TAM_BIT (U(1) << 30)
Varun Wadekar030567e2017-05-25 18:04:48 -0700544#define TTA_BIT (U(1) << 20)
545#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100546#define CPTR_EZ_BIT (U(1) << 8)
Max Shvetsov0c5e7d12021-03-22 11:59:37 +0000547#define CPTR_EL3_RESET_VAL (TCPAC_BIT | TAM_BIT | TTA_BIT | TFP_BIT & ~(CPTR_EZ_BIT))
David Cunado18f2efd2017-04-13 22:38:29 +0100548
549/* CPTR_EL2 definitions */
550#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
551#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100552#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunado18f2efd2017-04-13 22:38:29 +0100553#define CPTR_EL2_TTA_BIT (U(1) << 20)
554#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100555#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100556#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100557
558/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700559#define DAIF_FIQ_BIT (U(1) << 0)
560#define DAIF_IRQ_BIT (U(1) << 1)
561#define DAIF_ABT_BIT (U(1) << 2)
562#define DAIF_DBG_BIT (U(1) << 3)
563#define SPSR_DAIF_SHIFT U(6)
564#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100565
Varun Wadekar030567e2017-05-25 18:04:48 -0700566#define SPSR_AIF_SHIFT U(6)
567#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100568
Varun Wadekar030567e2017-05-25 18:04:48 -0700569#define SPSR_E_SHIFT U(9)
570#define SPSR_E_MASK U(0x1)
571#define SPSR_E_LITTLE U(0x0)
572#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100573
Varun Wadekar030567e2017-05-25 18:04:48 -0700574#define SPSR_T_SHIFT U(5)
575#define SPSR_T_MASK U(0x1)
576#define SPSR_T_ARM U(0x0)
577#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100578
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000579#define SPSR_M_SHIFT U(4)
580#define SPSR_M_MASK U(0x1)
581#define SPSR_M_AARCH64 U(0x0)
582#define SPSR_M_AARCH32 U(0x1)
583
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000584#define SPSR_EL_SHIFT U(2)
585#define SPSR_EL_WIDTH U(2)
586
Daniel Boulby37596fc2020-11-25 16:36:46 +0000587#define SPSR_SSBS_SHIFT_AARCH64 U(12)
588#define SPSR_SSBS_BIT_AARCH64 (ULL(1) << SPSR_SSBS_SHIFT_AARCH64)
589#define SPSR_SSBS_SHIFT_AARCH32 U(23)
590#define SPSR_SSBS_BIT_AARCH32 (ULL(1) << SPSR_SSBS_SHIFT_AARCH32)
591
592#define SPSR_PAN_BIT BIT_64(22)
593
594#define SPSR_DIT_BIT BIT(24)
595
596#define SPSR_TCO_BIT_AARCH64 BIT_64(25)
John Tsichritzisc250cc32019-07-23 11:12:41 +0100597
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100598#define DISABLE_ALL_EXCEPTIONS \
599 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
600
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000601#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
602
Yatharth Kochar07570d52016-11-14 12:01:04 +0000603/*
604 * RMR_EL3 definitions
605 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700606#define RMR_EL3_RR_BIT (U(1) << 1)
607#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000608
609/*
610 * HI-VECTOR address for AArch32 state
611 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000612#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100613
614/*
615 * TCR defintions
616 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000617#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100618#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700619#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100620#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700621#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100622
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100623#define TCR_TxSZ_MIN ULL(16)
624#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000625#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100626
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000627#define TCR_T0SZ_SHIFT U(0)
628#define TCR_T1SZ_SHIFT U(16)
629
Lin Ma73ad2572014-06-27 16:56:30 -0700630/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100631#define TCR_PS_BITS_4GB ULL(0x0)
632#define TCR_PS_BITS_64GB ULL(0x1)
633#define TCR_PS_BITS_1TB ULL(0x2)
634#define TCR_PS_BITS_4TB ULL(0x3)
635#define TCR_PS_BITS_16TB ULL(0x4)
636#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700637
Varun Wadekar030567e2017-05-25 18:04:48 -0700638#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
639#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
640#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
641#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
642#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
643#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100644
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100645#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
646#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
647#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
648#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100649
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100650#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
651#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
652#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
653#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100654
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100655#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
656#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
657#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100658
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000659#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
660#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
661#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
662#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
663
664#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
665#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
666#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
667#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
668
669#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
670#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
671#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
672
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100673#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100674#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100675#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
676#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
677#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
678
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000679#define TCR_TG1_SHIFT U(30)
680#define TCR_TG1_MASK ULL(3)
681#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
682#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
683#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
684
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100685#define TCR_EPD0_BIT (ULL(1) << 7)
686#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100687
Varun Wadekar030567e2017-05-25 18:04:48 -0700688#define MODE_SP_SHIFT U(0x0)
689#define MODE_SP_MASK U(0x1)
690#define MODE_SP_EL0 U(0x0)
691#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100692
Varun Wadekar030567e2017-05-25 18:04:48 -0700693#define MODE_RW_SHIFT U(0x4)
694#define MODE_RW_MASK U(0x1)
695#define MODE_RW_64 U(0x0)
696#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100697
Varun Wadekar030567e2017-05-25 18:04:48 -0700698#define MODE_EL_SHIFT U(0x2)
699#define MODE_EL_MASK U(0x3)
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000700#define MODE_EL_WIDTH U(0x2)
Varun Wadekar030567e2017-05-25 18:04:48 -0700701#define MODE_EL3 U(0x3)
702#define MODE_EL2 U(0x2)
703#define MODE_EL1 U(0x1)
704#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100705
Varun Wadekar030567e2017-05-25 18:04:48 -0700706#define MODE32_SHIFT U(0)
707#define MODE32_MASK U(0xf)
708#define MODE32_usr U(0x0)
709#define MODE32_fiq U(0x1)
710#define MODE32_irq U(0x2)
711#define MODE32_svc U(0x3)
712#define MODE32_mon U(0x6)
713#define MODE32_abt U(0x7)
714#define MODE32_hyp U(0xa)
715#define MODE32_und U(0xb)
716#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100717
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100718#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
719#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
720#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
721#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100722
John Tsichritzisc250cc32019-07-23 11:12:41 +0100723#define SPSR_64(el, sp, daif) \
724 (((MODE_RW_64 << MODE_RW_SHIFT) | \
725 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
726 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
727 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
728 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100729
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100730#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100731 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700732 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
733 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
734 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100735 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
736 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100737
Dan Handleyce4c8202015-03-30 17:15:16 +0100738/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100739 * TTBR Definitions
740 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100741#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100742
743/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100744 * CTR_EL0 definitions
745 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700746#define CTR_CWG_SHIFT U(24)
747#define CTR_CWG_MASK U(0xf)
748#define CTR_ERG_SHIFT U(20)
749#define CTR_ERG_MASK U(0xf)
750#define CTR_DMINLINE_SHIFT U(16)
751#define CTR_DMINLINE_MASK U(0xf)
752#define CTR_L1IP_SHIFT U(14)
753#define CTR_L1IP_MASK U(0x3)
754#define CTR_IMINLINE_SHIFT U(0)
755#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100756
Varun Wadekar030567e2017-05-25 18:04:48 -0700757#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758
Achin Guptafa9c08b2014-05-09 12:00:17 +0100759/* Physical timer control register bit fields shifts and masks */
johpow01873d4242020-10-02 13:41:11 -0500760#define CNTP_CTL_ENABLE_SHIFT U(0)
761#define CNTP_CTL_IMASK_SHIFT U(1)
762#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100763
johpow01873d4242020-10-02 13:41:11 -0500764#define CNTP_CTL_ENABLE_MASK U(1)
765#define CNTP_CTL_IMASK_MASK U(1)
766#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100767
Varun Wadekardd4f0882018-06-18 16:15:51 -0700768/* Physical timer control macros */
769#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
770#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
771
Achin Gupta4f6ad662013-10-25 09:08:21 +0100772/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700773#define ESR_EC_SHIFT U(26)
774#define ESR_EC_MASK U(0x3f)
775#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +0100776#define ESR_ISS_SHIFT U(0)
777#define ESR_ISS_LENGTH U(25)
Varun Wadekar030567e2017-05-25 18:04:48 -0700778#define EC_UNKNOWN U(0x0)
779#define EC_WFE_WFI U(0x1)
780#define EC_AARCH32_CP15_MRC_MCR U(0x3)
781#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
782#define EC_AARCH32_CP14_MRC_MCR U(0x5)
783#define EC_AARCH32_CP14_LDC_STC U(0x6)
784#define EC_FP_SIMD U(0x7)
785#define EC_AARCH32_CP10_MRC U(0x8)
786#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
787#define EC_ILLEGAL U(0xe)
788#define EC_AARCH32_SVC U(0x11)
789#define EC_AARCH32_HVC U(0x12)
790#define EC_AARCH32_SMC U(0x13)
791#define EC_AARCH64_SVC U(0x15)
792#define EC_AARCH64_HVC U(0x16)
793#define EC_AARCH64_SMC U(0x17)
794#define EC_AARCH64_SYS U(0x18)
795#define EC_IABORT_LOWER_EL U(0x20)
796#define EC_IABORT_CUR_EL U(0x21)
797#define EC_PC_ALIGN U(0x22)
798#define EC_DABORT_LOWER_EL U(0x24)
799#define EC_DABORT_CUR_EL U(0x25)
800#define EC_SP_ALIGN U(0x26)
801#define EC_AARCH32_FP U(0x28)
802#define EC_AARCH64_FP U(0x2c)
803#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +0100804#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100805
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000806/*
807 * External Abort bit in Instruction and Data Aborts synchronous exception
808 * syndromes.
809 */
810#define ESR_ISS_EABORT_EA_BIT U(9)
811
Varun Wadekar030567e2017-05-25 18:04:48 -0700812#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100813
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800814/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -0700815#define RMR_RESET_REQUEST_SHIFT U(0x1)
816#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800817
Dan Handley5f0cdb02014-05-14 17:44:19 +0100818/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000819 * Definitions of register offsets, fields and macros for CPU system
820 * instructions.
821 ******************************************************************************/
822
Varun Wadekar030567e2017-05-25 18:04:48 -0700823#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000824#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
825#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
826
827/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100828 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
829 * system level implementation of the Generic Timer.
830 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +0100831#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700832#define CNTNSAR U(0x4)
833#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100834
Varun Wadekar030567e2017-05-25 18:04:48 -0700835#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
836#define CNTACR_RPCT_SHIFT U(0x0)
837#define CNTACR_RVCT_SHIFT U(0x1)
838#define CNTACR_RFRQ_SHIFT U(0x2)
839#define CNTACR_RVOFF_SHIFT U(0x3)
840#define CNTACR_RWVT_SHIFT U(0x4)
841#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100842
Soby Mathew342d6222018-06-11 16:21:30 +0100843/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000844 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +0100845 * system level implementation of the Generic Timer.
846 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000847/* Physical Count register. */
848#define CNTPCT_LO U(0x0)
849/* Counter Frequency register. */
850#define CNTBASEN_CNTFRQ U(0x10)
851/* Physical Timer CompareValue register. */
852#define CNTP_CVAL_LO U(0x20)
853/* Physical Timer Control register. */
854#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +0100855
David Cunado495f3d32016-10-31 17:37:34 +0000856/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +0100857#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700858#define PMCR_EL0_N_SHIFT U(11)
859#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +0000860#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100861#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +0100862#define PMCR_EL0_LC_BIT (U(1) << 6)
863#define PMCR_EL0_DP_BIT (U(1) << 5)
864#define PMCR_EL0_X_BIT (U(1) << 4)
865#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100866#define PMCR_EL0_C_BIT (U(1) << 2)
867#define PMCR_EL0_P_BIT (U(1) << 1)
868#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +0000869
Isla Mitchell04880e32017-07-21 14:44:36 +0100870/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +0100871 * Definitions for system register interface to SVE
872 ******************************************************************************/
873#define ZCR_EL3 S3_6_C1_C2_0
874#define ZCR_EL2 S3_4_C1_C2_0
875
876/* ZCR_EL3 definitions */
877#define ZCR_EL3_LEN_MASK U(0xf)
878
879/* ZCR_EL2 definitions */
880#define ZCR_EL2_LEN_MASK U(0xf)
881
882/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +0100883 * Definitions of MAIR encodings for device and normal memory
884 ******************************************************************************/
885/*
886 * MAIR encodings for device memory attributes.
887 */
888#define MAIR_DEV_nGnRnE ULL(0x0)
889#define MAIR_DEV_nGnRE ULL(0x4)
890#define MAIR_DEV_nGRE ULL(0x8)
891#define MAIR_DEV_GRE ULL(0xc)
892
893/*
894 * MAIR encodings for normal memory attributes.
895 *
896 * Cache Policy
897 * WT: Write Through
898 * WB: Write Back
899 * NC: Non-Cacheable
900 *
901 * Transient Hint
902 * NTR: Non-Transient
903 * TR: Transient
904 *
905 * Allocation Policy
906 * RA: Read Allocate
907 * WA: Write Allocate
908 * RWA: Read and Write Allocate
909 * NA: No Allocation
910 */
911#define MAIR_NORM_WT_TR_WA ULL(0x1)
912#define MAIR_NORM_WT_TR_RA ULL(0x2)
913#define MAIR_NORM_WT_TR_RWA ULL(0x3)
914#define MAIR_NORM_NC ULL(0x4)
915#define MAIR_NORM_WB_TR_WA ULL(0x5)
916#define MAIR_NORM_WB_TR_RA ULL(0x6)
917#define MAIR_NORM_WB_TR_RWA ULL(0x7)
918#define MAIR_NORM_WT_NTR_NA ULL(0x8)
919#define MAIR_NORM_WT_NTR_WA ULL(0x9)
920#define MAIR_NORM_WT_NTR_RA ULL(0xa)
921#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
922#define MAIR_NORM_WB_NTR_NA ULL(0xc)
923#define MAIR_NORM_WB_NTR_WA ULL(0xd)
924#define MAIR_NORM_WB_NTR_RA ULL(0xe)
925#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
926
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100927#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +0100928
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100929#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
930 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +0100931
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100932/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100933#define PAR_F_SHIFT U(0)
934#define PAR_F_MASK ULL(0x1)
935#define PAR_ADDR_SHIFT U(12)
936#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100937
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100938/*******************************************************************************
939 * Definitions for system register interface to SPE
940 ******************************************************************************/
941#define PMBLIMITR_EL1 S3_0_C9_C10_0
942
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100943/*******************************************************************************
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100944 * Definitions for system register interface to MPAM
945 ******************************************************************************/
946#define MPAMIDR_EL1 S3_0_C10_C4_4
947#define MPAM2_EL2 S3_4_C10_C5_0
948#define MPAMHCR_EL2 S3_4_C10_C4_0
949#define MPAM3_EL3 S3_6_C10_C5_0
950
951/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -0500952 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100953 ******************************************************************************/
954#define AMCR_EL0 S3_3_C13_C2_0
955#define AMCFGR_EL0 S3_3_C13_C2_1
956#define AMCGCR_EL0 S3_3_C13_C2_2
957#define AMUSERENR_EL0 S3_3_C13_C2_3
958#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
959#define AMCNTENSET0_EL0 S3_3_C13_C2_5
960#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
961#define AMCNTENSET1_EL0 S3_3_C13_C3_1
962
963/* Activity Monitor Group 0 Event Counter Registers */
964#define AMEVCNTR00_EL0 S3_3_C13_C4_0
965#define AMEVCNTR01_EL0 S3_3_C13_C4_1
966#define AMEVCNTR02_EL0 S3_3_C13_C4_2
967#define AMEVCNTR03_EL0 S3_3_C13_C4_3
968
969/* Activity Monitor Group 0 Event Type Registers */
970#define AMEVTYPER00_EL0 S3_3_C13_C6_0
971#define AMEVTYPER01_EL0 S3_3_C13_C6_1
972#define AMEVTYPER02_EL0 S3_3_C13_C6_2
973#define AMEVTYPER03_EL0 S3_3_C13_C6_3
974
Dimitris Papastamos0767d502017-11-13 09:49:45 +0000975/* Activity Monitor Group 1 Event Counter Registers */
976#define AMEVCNTR10_EL0 S3_3_C13_C12_0
977#define AMEVCNTR11_EL0 S3_3_C13_C12_1
978#define AMEVCNTR12_EL0 S3_3_C13_C12_2
979#define AMEVCNTR13_EL0 S3_3_C13_C12_3
980#define AMEVCNTR14_EL0 S3_3_C13_C12_4
981#define AMEVCNTR15_EL0 S3_3_C13_C12_5
982#define AMEVCNTR16_EL0 S3_3_C13_C12_6
983#define AMEVCNTR17_EL0 S3_3_C13_C12_7
984#define AMEVCNTR18_EL0 S3_3_C13_C13_0
985#define AMEVCNTR19_EL0 S3_3_C13_C13_1
986#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
987#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
988#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
989#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
990#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
991#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
992
993/* Activity Monitor Group 1 Event Type Registers */
994#define AMEVTYPER10_EL0 S3_3_C13_C14_0
995#define AMEVTYPER11_EL0 S3_3_C13_C14_1
996#define AMEVTYPER12_EL0 S3_3_C13_C14_2
997#define AMEVTYPER13_EL0 S3_3_C13_C14_3
998#define AMEVTYPER14_EL0 S3_3_C13_C14_4
999#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1000#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1001#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1002#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1003#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1004#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1005#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1006#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1007#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1008#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1009#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1010
Alexei Fedorovf3ccf032020-07-14 08:17:56 +01001011/* AMCFGR_EL0 definitions */
1012#define AMCFGR_EL0_NCG_SHIFT U(28)
1013#define AMCFGR_EL0_NCG_MASK U(0xf)
1014#define AMCFGR_EL0_N_SHIFT U(0)
1015#define AMCFGR_EL0_N_MASK U(0xff)
1016
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001017/* AMCGCR_EL0 definitions */
1018#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos0767d502017-11-13 09:49:45 +00001019#define AMCGCR_EL0_CG1NC_MASK U(0xff)
1020
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001021/* MPAM register definitions */
1022#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourt537fa852019-02-11 11:25:50 +00001023#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1024
1025#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1026#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +01001027
1028#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1029
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001030/*******************************************************************************
johpow01873d4242020-10-02 13:41:11 -05001031 * Definitions for system register interface to AMU for FEAT_AMUv1p1
1032 ******************************************************************************/
1033
1034/* Definition for register defining which virtual offsets are implemented. */
1035#define AMCG1IDR_EL0 S3_3_C13_C2_6
1036#define AMCG1IDR_CTR_MASK ULL(0xffff)
1037#define AMCG1IDR_CTR_SHIFT U(0)
1038#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1039#define AMCG1IDR_VOFF_SHIFT U(16)
1040
1041/* New bit added to AMCR_EL0 */
1042#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1043
1044/*
1045 * Definitions for virtual offset registers for architected activity monitor
1046 * event counters.
1047 * AMEVCNTVOFF01_EL2 intentionally left undefined, as it does not exist.
1048 */
1049#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1050#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1051#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1052
1053/*
1054 * Definitions for virtual offset registers for auxiliary activity monitor event
1055 * counters.
1056 */
1057#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1058#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1059#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1060#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1061#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1062#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1063#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1064#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1065#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1066#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1067#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1068#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1069#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1070#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1071#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1072#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1073
1074/*******************************************************************************
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001075 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001076 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001077#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001078#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +01001079
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001080#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +01001081#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001082
1083#define ERRSELR_EL1 S3_0_C5_C3_1
1084
1085/* System register access to Standard Error Record registers */
1086#define ERXFR_EL1 S3_0_C5_C4_0
1087#define ERXCTLR_EL1 S3_0_C5_C4_1
1088#define ERXSTATUS_EL1 S3_0_C5_C4_2
1089#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001090#define ERXPFGF_EL1 S3_0_C5_C4_4
1091#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1092#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +02001093#define ERXMISC0_EL1 S3_0_C5_C5_0
1094#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +00001095
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001096#define ERXCTLR_ED_BIT (U(1) << 0)
1097#define ERXCTLR_UE_BIT (U(1) << 4)
1098
1099#define ERXPFGCTL_UC_BIT (U(1) << 1)
1100#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1101#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1102
1103/*******************************************************************************
1104 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001105 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001106#define APIAKeyLo_EL1 S3_0_C2_C1_0
1107#define APIAKeyHi_EL1 S3_0_C2_C1_1
1108#define APIBKeyLo_EL1 S3_0_C2_C1_2
1109#define APIBKeyHi_EL1 S3_0_C2_C1_3
1110#define APDAKeyLo_EL1 S3_0_C2_C2_0
1111#define APDAKeyHi_EL1 S3_0_C2_C2_1
1112#define APDBKeyLo_EL1 S3_0_C2_C2_2
1113#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001114#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001115#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001116
Sathees Balya65849aa2018-12-06 13:33:24 +00001117/*******************************************************************************
1118 * Armv8.4 Data Independent Timing Registers
1119 ******************************************************************************/
1120#define DIT S3_3_C4_C2_5
1121#define DIT_BIT BIT(24)
1122
John Tsichritzis80744482019-03-04 16:41:26 +00001123/*******************************************************************************
1124 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1125 ******************************************************************************/
1126#define SSBS S3_3_C4_C2_6
1127
Justin Chadwell9dd94382019-07-18 14:25:33 +01001128/*******************************************************************************
1129 * Armv8.5 - Memory Tagging Extension Registers
1130 ******************************************************************************/
1131#define TFSRE0_EL1 S3_0_C5_C6_1
1132#define TFSR_EL1 S3_0_C5_C6_0
1133#define RGSR_EL1 S3_0_C1_C0_5
1134#define GCR_EL1 S3_0_C1_C0_6
1135
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001136/*******************************************************************************
1137 * Definitions for DynamicIQ Shared Unit registers
1138 ******************************************************************************/
1139#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1140
1141/* CLUSTERPWRDN_EL1 register definitions */
1142#define DSU_CLUSTER_PWR_OFF 0
1143#define DSU_CLUSTER_PWR_ON 1
1144#define DSU_CLUSTER_PWR_MASK U(1)
1145
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01001146#endif /* ARCH_H */