blob: 29342f71a04004d2b5f3dc5e2c9c266eef3113d7 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Alexei Fedorovb4292bc2020-03-03 13:31:58 +00002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekardd4f0882018-06-18 16:15:51 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-arm82cb2c12017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01008#ifndef ARCH_H
9#define ARCH_H
Achin Gupta4f6ad662013-10-25 09:08:21 +010010
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000011#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
13/*******************************************************************************
14 * MIDR bit definitions
15 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -070016#define MIDR_IMPL_MASK U(0xff)
17#define MIDR_IMPL_SHIFT U(0x18)
18#define MIDR_VAR_SHIFT U(20)
19#define MIDR_VAR_BITS U(4)
20#define MIDR_VAR_MASK U(0xf)
21#define MIDR_REV_SHIFT U(0)
22#define MIDR_REV_BITS U(4)
23#define MIDR_REV_MASK U(0xf)
24#define MIDR_PN_MASK U(0xfff)
25#define MIDR_PN_SHIFT U(0x4)
Achin Gupta4f6ad662013-10-25 09:08:21 +010026
27/*******************************************************************************
28 * MPIDR macros
29 ******************************************************************************/
Antonio Nino Diaz30399882018-07-12 13:23:59 +010030#define MPIDR_MT_MASK (ULL(1) << 24)
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
Varun Wadekar030567e2017-05-25 18:04:48 -070032#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
33#define MPIDR_AFFINITY_BITS U(8)
Antonio Nino Diaz30399882018-07-12 13:23:59 +010034#define MPIDR_AFFLVL_MASK ULL(0xff)
Varun Wadekar030567e2017-05-25 18:04:48 -070035#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
38#define MPIDR_AFF3_SHIFT U(32)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000039#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaz30399882018-07-12 13:23:59 +010040#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
Varun Wadekar030567e2017-05-25 18:04:48 -070041#define MPIDR_AFFLVL_SHIFT U(3)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000042#define MPIDR_AFFLVL0 ULL(0x0)
43#define MPIDR_AFFLVL1 ULL(0x1)
44#define MPIDR_AFFLVL2 ULL(0x2)
45#define MPIDR_AFFLVL3 ULL(0x3)
46#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000047#define MPIDR_AFFLVL0_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010048 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000049#define MPIDR_AFFLVL1_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010050 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000051#define MPIDR_AFFLVL2_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010052 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Vikram Kanigiri4991ecd2015-02-26 15:25:58 +000053#define MPIDR_AFFLVL3_VAL(mpidr) \
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +010054 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
Soby Mathew235585b2014-12-04 14:14:12 +000055/*
56 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
57 * add one while using this macro to define array sizes.
58 * TODO: Support only the first 3 affinity levels for now.
59 */
Varun Wadekar030567e2017-05-25 18:04:48 -070060#define MPIDR_MAX_AFFLVL U(2)
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000062#define MPID_MASK (MPIDR_MT_MASK | \
63 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
65 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
66 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
67
68#define MPIDR_AFF_ID(mpid, n) \
69 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
70
71/*
72 * An invalid MPID. This value can be used by functions that return an MPID to
73 * indicate an error.
74 */
75#define INVALID_MPID U(0xFFFFFFFF)
Achin Gupta4f6ad662013-10-25 09:08:21 +010076
77/*******************************************************************************
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010078 * Definitions for CPU system register interface to GICv3
79 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +000080#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
81#define ICC_SGI1R S3_0_C12_C11_5
82#define ICC_SRE_EL1 S3_0_C12_C12_5
83#define ICC_SRE_EL2 S3_4_C12_C9_5
84#define ICC_SRE_EL3 S3_6_C12_C12_5
85#define ICC_CTLR_EL1 S3_0_C12_C12_4
86#define ICC_CTLR_EL3 S3_6_C12_C12_4
87#define ICC_PMR_EL1 S3_0_C4_C6_0
88#define ICC_RPR_EL1 S3_0_C12_C11_3
89#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
90#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
91#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
92#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
93#define ICC_IAR0_EL1 S3_0_c12_c8_0
94#define ICC_IAR1_EL1 S3_0_c12_c12_0
95#define ICC_EOIR0_EL1 S3_0_c12_c8_1
96#define ICC_EOIR1_EL1 S3_0_c12_c12_1
97#define ICC_SGI0R_EL1 S3_0_c12_c11_7
Andrew Thoelke5c3272a2014-06-02 15:44:43 +010098
99/*******************************************************************************
Max Shvetsov28f39f02020-02-25 13:56:19 +0000100 * Definitions for EL2 system registers for save/restore routine
101 ******************************************************************************/
102
103#define CNTPOFF_EL2 S3_4_C14_C0_6
104#define HAFGRTR_EL2 S3_4_C3_C1_6
105#define HDFGRTR_EL2 S3_4_C3_C1_4
106#define HDFGWTR_EL2 S3_4_C3_C1_5
107#define HFGITR_EL2 S3_4_C1_C1_6
108#define HFGRTR_EL2 S3_4_C1_C1_4
109#define HFGWTR_EL2 S3_4_C1_C1_5
Max Shvetsov28f39f02020-02-25 13:56:19 +0000110#define ICH_HCR_EL2 S3_4_C12_C11_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000111#define ICH_VMCR_EL2 S3_4_C12_C11_7
Max Shvetsov28f39f02020-02-25 13:56:19 +0000112#define MPAMVPM0_EL2 S3_4_C10_C5_0
113#define MPAMVPM1_EL2 S3_4_C10_C5_1
114#define MPAMVPM2_EL2 S3_4_C10_C5_2
115#define MPAMVPM3_EL2 S3_4_C10_C5_3
116#define MPAMVPM4_EL2 S3_4_C10_C5_4
117#define MPAMVPM5_EL2 S3_4_C10_C5_5
118#define MPAMVPM6_EL2 S3_4_C10_C5_6
119#define MPAMVPM7_EL2 S3_4_C10_C5_7
120#define MPAMVPMV_EL2 S3_4_C10_C4_1
Max Shvetsov28259462020-02-17 16:15:47 +0000121#define TRFCR_EL2 S3_4_C1_C2_1
122#define PMSCR_EL2 S3_4_C9_C9_0
123#define TFSR_EL2 S3_4_C5_C6_0
Max Shvetsov28f39f02020-02-25 13:56:19 +0000124
125/*******************************************************************************
Achin Guptac2b43af2013-10-31 11:27:43 +0000126 * Generic timer memory mapped registers & offsets
127 ******************************************************************************/
Varun Wadekar030567e2017-05-25 18:04:48 -0700128#define CNTCR_OFF U(0x000)
Yann Gautiere1abd562019-04-17 13:47:07 +0200129#define CNTCV_OFF U(0x008)
Varun Wadekar030567e2017-05-25 18:04:48 -0700130#define CNTFID_OFF U(0x020)
Achin Guptac2b43af2013-10-31 11:27:43 +0000131
Varun Wadekar030567e2017-05-25 18:04:48 -0700132#define CNTCR_EN (U(1) << 0)
133#define CNTCR_HDBG (U(1) << 1)
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100134#define CNTCR_FCREQ(x) ((x) << 8)
Achin Guptac2b43af2013-10-31 11:27:43 +0000135
136/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137 * System register bit definitions
138 ******************************************************************************/
139/* CLIDR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700140#define LOUIS_SHIFT U(21)
141#define LOC_SHIFT U(24)
Alexei Fedorovef430ff2019-07-29 17:22:53 +0100142#define CTYPE_SHIFT(n) U(3 * (n - 1))
Varun Wadekar030567e2017-05-25 18:04:48 -0700143#define CLIDR_FIELD_WIDTH U(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145/* CSSELR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700146#define LEVEL_SHIFT U(1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100148/* Data cache set/way op type defines */
Varun Wadekar030567e2017-05-25 18:04:48 -0700149#define DCISW U(0x0)
150#define DCCISW U(0x1)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000151#if ERRATA_A53_827319
152#define DCCSW DCCISW
153#else
Varun Wadekar030567e2017-05-25 18:04:48 -0700154#define DCCSW U(0x2)
Ambroise Vincentbd393702019-02-21 14:16:24 +0000155#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100156
157/* ID_AA64PFR0_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700158#define ID_AA64PFR0_EL0_SHIFT U(0)
159#define ID_AA64PFR0_EL1_SHIFT U(4)
160#define ID_AA64PFR0_EL2_SHIFT U(8)
161#define ID_AA64PFR0_EL3_SHIFT U(12)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100162#define ID_AA64PFR0_AMU_SHIFT U(44)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100163#define ID_AA64PFR0_AMU_MASK ULL(0xf)
164#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100165#define ID_AA64PFR0_GIC_SHIFT U(24)
166#define ID_AA64PFR0_GIC_WIDTH U(4)
167#define ID_AA64PFR0_GIC_MASK ULL(0xf)
David Cunado1a853372017-10-20 11:30:57 +0100168#define ID_AA64PFR0_SVE_SHIFT U(32)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100169#define ID_AA64PFR0_SVE_MASK ULL(0xf)
Achin Gupta0376e7c2019-10-11 14:44:05 +0100170#define ID_AA64PFR0_SEL2_SHIFT U(36)
Artsem Artsemenkadb3ae852019-11-26 16:40:31 +0000171#define ID_AA64PFR0_SEL2_MASK ULL(0xf)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100172#define ID_AA64PFR0_MPAM_SHIFT U(40)
173#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Sathees Balya65849aa2018-12-06 13:33:24 +0000174#define ID_AA64PFR0_DIT_SHIFT U(48)
175#define ID_AA64PFR0_DIT_MASK ULL(0xf)
176#define ID_AA64PFR0_DIT_LENGTH U(4)
177#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000178#define ID_AA64PFR0_CSV2_SHIFT U(56)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100179#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
Dimitris Papastamos780edd82018-01-02 15:53:01 +0000180#define ID_AA64PFR0_CSV2_LENGTH U(4)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100182/* Exception level handling */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100183#define EL_IMPL_NONE ULL(0)
184#define EL_IMPL_A64ONLY ULL(1)
185#define EL_IMPL_A64_A32 ULL(2)
Jeenu Viswambharanf4c8aa92017-02-21 14:40:44 +0000186
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100187/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
188#define ID_AA64DFR0_PMS_SHIFT U(32)
189#define ID_AA64DFR0_PMS_MASK ULL(0xf)
Achin Guptadf373732015-09-03 14:18:02 +0100190
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000191/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000192#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000193#define ID_AA64ISAR1_GPI_SHIFT U(28)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000194#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000195#define ID_AA64ISAR1_GPA_SHIFT U(24)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000196#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000197#define ID_AA64ISAR1_API_SHIFT U(8)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000198#define ID_AA64ISAR1_API_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000199#define ID_AA64ISAR1_APA_SHIFT U(4)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000200#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000201
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000202/* ID_AA64MMFR0_EL1 definitions */
203#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
204#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
205
Varun Wadekar030567e2017-05-25 18:04:48 -0700206#define PARANGE_0000 U(32)
207#define PARANGE_0001 U(36)
208#define PARANGE_0010 U(40)
209#define PARANGE_0011 U(42)
210#define PARANGE_0100 U(44)
211#define PARANGE_0101 U(48)
Antonio Nino Diaz6504b2c2017-11-17 09:52:53 +0000212#define PARANGE_0110 U(52)
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000213
Jimmy Brisson29d0ee52020-04-16 10:48:02 -0500214#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
215#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
216#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
217#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
218#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
219
Jimmy Brisson110ee432020-04-16 10:47:56 -0500220#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
221#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
223#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
224
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100225#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100226#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
227#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
228#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100229
230#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100231#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
232#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
233#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100234
235#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100236#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
237#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
238#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100239
johpow016cac7242020-04-22 14:05:13 -0500240/* ID_AA64MMFR1_EL1 definitions */
241#define ID_AA64MMFR1_EL1_TWED_SHIFT U(32)
242#define ID_AA64MMFR1_EL1_TWED_MASK ULL(0xf)
243#define ID_AA64MMFR1_EL1_TWED_SUPPORTED ULL(0x1)
244#define ID_AA64MMFR1_EL1_TWED_NOT_SUPPORTED ULL(0x0)
245
Alexei Fedorova83103c2020-11-25 14:07:05 +0000246#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
247#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
248#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
249#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
250#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
251#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
252
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000253/* ID_AA64MMFR2_EL1 definitions */
254#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Sathees Balyacedfa042019-01-25 11:36:01 +0000255
256#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
257#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
258
Antonio Nino Diaz2559b2c2019-01-11 11:20:10 +0000259#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
260#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
261
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000262/* ID_AA64PFR1_EL1 definitions */
263#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
264#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
265
266#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
267
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100268#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
269#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
270
271#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
272
Soby Mathewb7e398d2019-07-12 09:23:38 +0100273#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
274#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
275
276#define MTE_UNIMPLEMENTED ULL(0)
277#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
278#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
279
Alexei Fedorovdbcc44a2020-05-26 13:16:41 +0100280#define ID_AA64PFR1_MPAM_FRAC_SHIFT ULL(16)
281#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
282
Achin Gupta4f6ad662013-10-25 09:08:21 +0100283/* ID_PFR1_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700284#define ID_PFR1_VIRTEXT_SHIFT U(12)
285#define ID_PFR1_VIRTEXT_MASK U(0xf)
Antonio Nino Diaz0107aa42018-07-11 16:45:49 +0100286#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
Achin Gupta4f6ad662013-10-25 09:08:21 +0100287 & ID_PFR1_VIRTEXT_MASK)
288
289/* SCTLR definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100290#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700291 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
292 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100293
John Powell3443a702020-03-20 14:21:05 -0500294#define SCTLR_EL1_RES1 ((UL(1) << 29) | (UL(1) << 28) | (UL(1) << 23) | \
295 (UL(1) << 22) | (UL(1) << 20) | (UL(1) << 11))
Alexei Fedorova83103c2020-11-25 14:07:05 +0000296
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200297#define SCTLR_AARCH32_EL1_RES1 \
Varun Wadekar030567e2017-05-25 18:04:48 -0700298 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
299 (U(1) << 4) | (U(1) << 3))
Jens Wiklanderae213ce2014-09-04 10:23:27 +0200300
David Cunado18f2efd2017-04-13 22:38:29 +0100301#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
302 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
303 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
304
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000305#define SCTLR_M_BIT (ULL(1) << 0)
306#define SCTLR_A_BIT (ULL(1) << 1)
307#define SCTLR_C_BIT (ULL(1) << 2)
308#define SCTLR_SA_BIT (ULL(1) << 3)
309#define SCTLR_SA0_BIT (ULL(1) << 4)
310#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000311#define SCTLR_nAA_BIT (ULL(1) << 6)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000312#define SCTLR_ITD_BIT (ULL(1) << 7)
313#define SCTLR_SED_BIT (ULL(1) << 8)
314#define SCTLR_UMA_BIT (ULL(1) << 9)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000315#define SCTLR_EnRCTX_BIT (ULL(1) << 10)
316#define SCTLR_EOS_BIT (ULL(1) << 11)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000317#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100318#define SCTLR_EnDB_BIT (ULL(1) << 13)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000319#define SCTLR_DZE_BIT (ULL(1) << 14)
320#define SCTLR_UCT_BIT (ULL(1) << 15)
321#define SCTLR_NTWI_BIT (ULL(1) << 16)
322#define SCTLR_NTWE_BIT (ULL(1) << 18)
323#define SCTLR_WXN_BIT (ULL(1) << 19)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000324#define SCTLR_TSCXT_BIT (ULL(1) << 20)
Louis Mayencourt5f5d1ed2019-02-20 12:11:41 +0000325#define SCTLR_IESB_BIT (ULL(1) << 21)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000326#define SCTLR_EIS_BIT (ULL(1) << 22)
327#define SCTLR_SPAN_BIT (ULL(1) << 23)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000328#define SCTLR_E0E_BIT (ULL(1) << 24)
329#define SCTLR_EE_BIT (ULL(1) << 25)
330#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100331#define SCTLR_EnDA_BIT (ULL(1) << 27)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000332#define SCTLR_nTLSMD_BIT (ULL(1) << 28)
333#define SCTLR_LSMAOE_BIT (ULL(1) << 29)
Alexei Fedorovc4655152019-07-10 10:49:12 +0100334#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz52839622019-01-31 11:58:00 +0000335#define SCTLR_EnIA_BIT (ULL(1) << 31)
Alexei Fedorov9fc59632019-05-24 12:17:09 +0100336#define SCTLR_BT0_BIT (ULL(1) << 35)
337#define SCTLR_BT1_BIT (ULL(1) << 36)
338#define SCTLR_BT_BIT (ULL(1) << 36)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000339#define SCTLR_ITFSB_BIT (ULL(1) << 37)
340#define SCTLR_TCF0_SHIFT U(38)
341#define SCTLR_TCF0_MASK ULL(3)
342
343/* Tag Check Faults in EL0 have no effect on the PE */
344#define SCTLR_TCF0_NO_EFFECT U(0)
345/* Tag Check Faults in EL0 cause a synchronous exception */
346#define SCTLR_TCF0_SYNC U(1)
347/* Tag Check Faults in EL0 are asynchronously accumulated */
348#define SCTLR_TCF0_ASYNC U(2)
349/*
350 * Tag Check Faults in EL0 cause a synchronous exception on reads,
351 * and are asynchronously accumulated on writes
352 */
353#define SCTLR_TCF0_SYNCR_ASYNCW U(3)
354
355#define SCTLR_TCF_SHIFT U(40)
356#define SCTLR_TCF_MASK ULL(3)
357
358/* Tag Check Faults in EL1 have no effect on the PE */
359#define SCTLR_TCF_NO_EFFECT U(0)
360/* Tag Check Faults in EL1 cause a synchronous exception */
361#define SCTLR_TCF_SYNC U(1)
362/* Tag Check Faults in EL1 are asynchronously accumulated */
363#define SCTLR_TCF_ASYNC U(2)
364/*
365 * Tag Check Faults in EL1 cause a synchronous exception on reads,
366 * and are asynchronously accumulated on writes
367 */
368#define SCTLR_TCF_SYNCR_ASYNCW U(3)
369
370#define SCTLR_ATA0_BIT (ULL(1) << 42)
371#define SCTLR_ATA_BIT (ULL(1) << 43)
Jeenu Viswambharan48e1d352018-11-15 11:38:03 +0000372#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Alexei Fedorova83103c2020-11-25 14:07:05 +0000373#define SCTLR_TWEDEn_BIT (ULL(1) << 45)
374#define SCTLR_TWEDEL_SHIFT U(46)
375#define SCTLR_TWEDEL_MASK ULL(0xf)
376#define SCTLR_EnASR_BIT (ULL(1) << 54)
377#define SCTLR_EnAS0_BIT (ULL(1) << 55)
378#define SCTLR_EnALS_BIT (ULL(1) << 56)
379#define SCTLR_EPAN_BIT (ULL(1) << 57)
David Cunado18f2efd2017-04-13 22:38:29 +0100380#define SCTLR_RESET_VAL SCTLR_EL3_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100381
Alexei Fedorova83103c2020-11-25 14:07:05 +0000382/* CPACR_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700383#define CPACR_EL1_FPEN(x) ((x) << 20)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500384#define CPACR_EL1_FP_TRAP_EL0 UL(0x1)
385#define CPACR_EL1_FP_TRAP_ALL UL(0x2)
386#define CPACR_EL1_FP_TRAP_NONE UL(0x3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100387
388/* SCR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700389#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow016cac7242020-04-22 14:05:13 -0500390#define SCR_TWEDEL_SHIFT U(30)
391#define SCR_TWEDEL_MASK ULL(0xf)
392#define SCR_TWEDEn_BIT (UL(1) << 29)
Jimmy Brissond7b5f402020-08-04 16:18:52 -0500393#define SCR_ECVEN_BIT (UL(1) << 28)
394#define SCR_FGTEN_BIT (UL(1) << 27)
395#define SCR_ATA_BIT (UL(1) << 26)
396#define SCR_FIEN_BIT (UL(1) << 21)
397#define SCR_EEL2_BIT (UL(1) << 18)
398#define SCR_API_BIT (UL(1) << 17)
399#define SCR_APK_BIT (UL(1) << 16)
400#define SCR_TERR_BIT (UL(1) << 15)
401#define SCR_TWE_BIT (UL(1) << 13)
402#define SCR_TWI_BIT (UL(1) << 12)
403#define SCR_ST_BIT (UL(1) << 11)
404#define SCR_RW_BIT (UL(1) << 10)
405#define SCR_SIF_BIT (UL(1) << 9)
406#define SCR_HCE_BIT (UL(1) << 8)
407#define SCR_SMD_BIT (UL(1) << 7)
408#define SCR_EA_BIT (UL(1) << 3)
409#define SCR_FIQ_BIT (UL(1) << 2)
410#define SCR_IRQ_BIT (UL(1) << 1)
411#define SCR_NS_BIT (UL(1) << 0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700412#define SCR_VALID_BIT_MASK U(0x2f8f)
David Cunado18f2efd2017-04-13 22:38:29 +0100413#define SCR_RESET_VAL SCR_RES1_BITS
Achin Gupta4f6ad662013-10-25 09:08:21 +0100414
David Cunado18f2efd2017-04-13 22:38:29 +0100415/* MDCR_EL3 definitions */
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100416#define MDCR_SCCD_BIT (ULL(1) << 23)
417#define MDCR_SPME_BIT (ULL(1) << 17)
418#define MDCR_SDD_BIT (ULL(1) << 16)
dp-arm85e93ba2017-02-08 11:51:50 +0000419#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000420#define MDCR_SPD32_LEGACY ULL(0x0)
421#define MDCR_SPD32_DISABLE ULL(0x2)
422#define MDCR_SPD32_ENABLE ULL(0x3)
dp-armd832aee2017-05-23 09:32:49 +0100423#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000424#define MDCR_NSPB_EL1 ULL(0x3)
425#define MDCR_TDOSA_BIT (ULL(1) << 10)
426#define MDCR_TDA_BIT (ULL(1) << 9)
427#define MDCR_TPM_BIT (ULL(1) << 6)
Antonio Nino Diazed4fc6f2019-02-18 16:55:43 +0000428#define MDCR_EL3_RESET_VAL ULL(0x0)
dp-arm85e93ba2017-02-08 11:51:50 +0000429
David Cunado18f2efd2017-04-13 22:38:29 +0100430/* MDCR_EL2 definitions */
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100431#define MDCR_EL2_HLP (U(1) << 26)
432#define MDCR_EL2_HCCD (U(1) << 23)
433#define MDCR_EL2_TTRF (U(1) << 19)
434#define MDCR_EL2_HPMD (U(1) << 17)
dp-armd832aee2017-05-23 09:32:49 +0100435#define MDCR_EL2_TPMS (U(1) << 14)
436#define MDCR_EL2_E2PB(x) ((x) << 12)
437#define MDCR_EL2_E2PB_EL1 U(0x3)
David Cunado18f2efd2017-04-13 22:38:29 +0100438#define MDCR_EL2_TDRA_BIT (U(1) << 11)
439#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
440#define MDCR_EL2_TDA_BIT (U(1) << 9)
441#define MDCR_EL2_TDE_BIT (U(1) << 8)
442#define MDCR_EL2_HPME_BIT (U(1) << 7)
443#define MDCR_EL2_TPM_BIT (U(1) << 6)
444#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
445#define MDCR_EL2_RESET_VAL U(0x0)
446
447/* HSTR_EL2 definitions */
448#define HSTR_EL2_RESET_VAL U(0x0)
449#define HSTR_EL2_T_MASK U(0xff)
450
451/* CNTHP_CTL_EL2 definitions */
452#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
453#define CNTHP_CTL_RESET_VAL U(0x0)
454
455/* VTTBR_EL2 definitions */
456#define VTTBR_RESET_VAL ULL(0x0)
457#define VTTBR_VMID_MASK ULL(0xff)
458#define VTTBR_VMID_SHIFT U(48)
459#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
460#define VTTBR_BADDR_SHIFT U(0)
dp-arm85e93ba2017-02-08 11:51:50 +0000461
Achin Gupta4f6ad662013-10-25 09:08:21 +0100462/* HCR definitions */
Jeenu Viswambharan3ff4aaa2018-08-15 14:29:29 +0100463#define HCR_API_BIT (ULL(1) << 41)
464#define HCR_APK_BIT (ULL(1) << 40)
Manish V Badarkhe45aecff2020-04-28 04:53:32 +0100465#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000466#define HCR_TGE_BIT (ULL(1) << 27)
Varun Wadekar030567e2017-05-25 18:04:48 -0700467#define HCR_RW_SHIFT U(31)
468#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100469#define HCR_AMO_BIT (ULL(1) << 5)
470#define HCR_IMO_BIT (ULL(1) << 4)
471#define HCR_FMO_BIT (ULL(1) << 3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100472
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100473/* ISR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700474#define ISR_A_SHIFT U(8)
475#define ISR_I_SHIFT U(7)
476#define ISR_F_SHIFT U(6)
Gerald Lejeune6b836cf2016-03-22 11:11:46 +0100477
Achin Gupta4f6ad662013-10-25 09:08:21 +0100478/* CNTHCTL_EL2 definitions */
David Cunado18f2efd2017-04-13 22:38:29 +0100479#define CNTHCTL_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700480#define EVNTEN_BIT (U(1) << 2)
481#define EL1PCEN_BIT (U(1) << 1)
482#define EL1PCTEN_BIT (U(1) << 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100483
484/* CNTKCTL_EL1 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700485#define EL0PTEN_BIT (U(1) << 9)
486#define EL0VTEN_BIT (U(1) << 8)
487#define EL0PCTEN_BIT (U(1) << 0)
488#define EL0VCTEN_BIT (U(1) << 1)
489#define EVNTEN_BIT (U(1) << 2)
490#define EVNTDIR_BIT (U(1) << 3)
491#define EVNTI_SHIFT U(4)
492#define EVNTI_MASK U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100493
494/* CPTR_EL3 definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700495#define TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100496#define TAM_BIT (U(1) << 30)
Varun Wadekar030567e2017-05-25 18:04:48 -0700497#define TTA_BIT (U(1) << 20)
498#define TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100499#define CPTR_EZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100500#define CPTR_EL3_RESET_VAL U(0x0)
501
502/* CPTR_EL2 definitions */
503#define CPTR_EL2_RES1 ((U(1) << 13) | (U(1) << 12) | (U(0x3ff)))
504#define CPTR_EL2_TCPAC_BIT (U(1) << 31)
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100505#define CPTR_EL2_TAM_BIT (U(1) << 30)
David Cunado18f2efd2017-04-13 22:38:29 +0100506#define CPTR_EL2_TTA_BIT (U(1) << 20)
507#define CPTR_EL2_TFP_BIT (U(1) << 10)
David Cunado1a853372017-10-20 11:30:57 +0100508#define CPTR_EL2_TZ_BIT (U(1) << 8)
David Cunado18f2efd2017-04-13 22:38:29 +0100509#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100510
511/* CPSR/SPSR definitions */
Varun Wadekar030567e2017-05-25 18:04:48 -0700512#define DAIF_FIQ_BIT (U(1) << 0)
513#define DAIF_IRQ_BIT (U(1) << 1)
514#define DAIF_ABT_BIT (U(1) << 2)
515#define DAIF_DBG_BIT (U(1) << 3)
516#define SPSR_DAIF_SHIFT U(6)
517#define SPSR_DAIF_MASK U(0xf)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100518
Varun Wadekar030567e2017-05-25 18:04:48 -0700519#define SPSR_AIF_SHIFT U(6)
520#define SPSR_AIF_MASK U(0x7)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100521
Varun Wadekar030567e2017-05-25 18:04:48 -0700522#define SPSR_E_SHIFT U(9)
523#define SPSR_E_MASK U(0x1)
524#define SPSR_E_LITTLE U(0x0)
525#define SPSR_E_BIG U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100526
Varun Wadekar030567e2017-05-25 18:04:48 -0700527#define SPSR_T_SHIFT U(5)
528#define SPSR_T_MASK U(0x1)
529#define SPSR_T_ARM U(0x0)
530#define SPSR_T_THUMB U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100531
Dimitris Papastamosa1781a22017-12-18 13:46:21 +0000532#define SPSR_M_SHIFT U(4)
533#define SPSR_M_MASK U(0x1)
534#define SPSR_M_AARCH64 U(0x0)
535#define SPSR_M_AARCH32 U(0x1)
536
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000537#define SPSR_EL_SHIFT U(2)
538#define SPSR_EL_WIDTH U(2)
539
John Tsichritzisc250cc32019-07-23 11:12:41 +0100540#define SPSR_SSBS_BIT_AARCH64 BIT_64(12)
541#define SPSR_SSBS_BIT_AARCH32 BIT_64(23)
542
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100543#define DISABLE_ALL_EXCEPTIONS \
544 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
545
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000546#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
547
Yatharth Kochar07570d52016-11-14 12:01:04 +0000548/*
549 * RMR_EL3 definitions
550 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700551#define RMR_EL3_RR_BIT (U(1) << 1)
552#define RMR_EL3_AA64_BIT (U(1) << 0)
Yatharth Kochar07570d52016-11-14 12:01:04 +0000553
554/*
555 * HI-VECTOR address for AArch32 state
556 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000557#define HI_VECTOR_BASE U(0xFFFF0000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100558
559/*
560 * TCR defintions
561 */
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000562#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100563#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Varun Wadekar030567e2017-05-25 18:04:48 -0700564#define TCR_EL1_IPS_SHIFT U(32)
Antonio Nino Diaz1a92a0e2018-08-07 19:59:49 +0100565#define TCR_EL2_PS_SHIFT U(16)
Varun Wadekar030567e2017-05-25 18:04:48 -0700566#define TCR_EL3_PS_SHIFT U(16)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100567
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100568#define TCR_TxSZ_MIN ULL(16)
569#define TCR_TxSZ_MAX ULL(39)
Sathees Balyacedfa042019-01-25 11:36:01 +0000570#define TCR_TxSZ_MAX_TTST ULL(48)
Antonio Nino Diaze8719552016-08-02 09:21:41 +0100571
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000572#define TCR_T0SZ_SHIFT U(0)
573#define TCR_T1SZ_SHIFT U(16)
574
Lin Ma73ad2572014-06-27 16:56:30 -0700575/* (internal) physical address size bits in EL3/EL1 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100576#define TCR_PS_BITS_4GB ULL(0x0)
577#define TCR_PS_BITS_64GB ULL(0x1)
578#define TCR_PS_BITS_1TB ULL(0x2)
579#define TCR_PS_BITS_4TB ULL(0x3)
580#define TCR_PS_BITS_16TB ULL(0x4)
581#define TCR_PS_BITS_256TB ULL(0x5)
Lin Ma73ad2572014-06-27 16:56:30 -0700582
Varun Wadekar030567e2017-05-25 18:04:48 -0700583#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
584#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
585#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
586#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
587#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
588#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100589
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100590#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
591#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
592#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
593#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100594
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100595#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
596#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
597#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
598#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100599
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100600#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
601#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
602#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100603
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000604#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
605#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
606#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
607#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
608
609#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
610#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
611#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
612#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
613
614#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
615#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
616#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
617
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100618#define TCR_TG0_SHIFT U(14)
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100619#define TCR_TG0_MASK ULL(3)
Antonio Nino Diaz2fccb222017-10-24 10:07:35 +0100620#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
621#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
622#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
623
Antonio Nino Diaz6de69652019-03-27 11:10:31 +0000624#define TCR_TG1_SHIFT U(30)
625#define TCR_TG1_MASK ULL(3)
626#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
627#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
628#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
629
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100630#define TCR_EPD0_BIT (ULL(1) << 7)
631#define TCR_EPD1_BIT (ULL(1) << 23)
Antonio Nino Diaz3388b382017-09-15 10:30:34 +0100632
Varun Wadekar030567e2017-05-25 18:04:48 -0700633#define MODE_SP_SHIFT U(0x0)
634#define MODE_SP_MASK U(0x1)
635#define MODE_SP_EL0 U(0x0)
636#define MODE_SP_ELX U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100637
Varun Wadekar030567e2017-05-25 18:04:48 -0700638#define MODE_RW_SHIFT U(0x4)
639#define MODE_RW_MASK U(0x1)
640#define MODE_RW_64 U(0x0)
641#define MODE_RW_32 U(0x1)
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100642
Varun Wadekar030567e2017-05-25 18:04:48 -0700643#define MODE_EL_SHIFT U(0x2)
644#define MODE_EL_MASK U(0x3)
Alexei Fedorovb4292bc2020-03-03 13:31:58 +0000645#define MODE_EL_WIDTH U(0x2)
Varun Wadekar030567e2017-05-25 18:04:48 -0700646#define MODE_EL3 U(0x3)
647#define MODE_EL2 U(0x2)
648#define MODE_EL1 U(0x1)
649#define MODE_EL0 U(0x0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100650
Varun Wadekar030567e2017-05-25 18:04:48 -0700651#define MODE32_SHIFT U(0)
652#define MODE32_MASK U(0xf)
653#define MODE32_usr U(0x0)
654#define MODE32_fiq U(0x1)
655#define MODE32_irq U(0x2)
656#define MODE32_svc U(0x3)
657#define MODE32_mon U(0x6)
658#define MODE32_abt U(0x7)
659#define MODE32_hyp U(0xa)
660#define MODE32_und U(0xb)
661#define MODE32_sys U(0xf)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100662
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100663#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
664#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
665#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
666#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100667
John Tsichritzisc250cc32019-07-23 11:12:41 +0100668#define SPSR_64(el, sp, daif) \
669 (((MODE_RW_64 << MODE_RW_SHIFT) | \
670 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
671 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
672 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT)) & \
673 (~(SPSR_SSBS_BIT_AARCH64)))
Achin Gupta4f6ad662013-10-25 09:08:21 +0100674
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100675#define SPSR_MODE32(mode, isa, endian, aif) \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100676 (((MODE_RW_32 << MODE_RW_SHIFT) | \
Varun Wadekar030567e2017-05-25 18:04:48 -0700677 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
678 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
679 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
John Tsichritzisc250cc32019-07-23 11:12:41 +0100680 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT)) & \
681 (~(SPSR_SSBS_BIT_AARCH32)))
Vikram Kanigiri23ff9ba2014-05-13 14:42:08 +0100682
Dan Handleyce4c8202015-03-30 17:15:16 +0100683/*
Isla Mitchell9fce2722017-08-07 11:20:13 +0100684 * TTBR Definitions
685 */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100686#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchell9fce2722017-08-07 11:20:13 +0100687
688/*
Dan Handleyce4c8202015-03-30 17:15:16 +0100689 * CTR_EL0 definitions
690 */
Varun Wadekar030567e2017-05-25 18:04:48 -0700691#define CTR_CWG_SHIFT U(24)
692#define CTR_CWG_MASK U(0xf)
693#define CTR_ERG_SHIFT U(20)
694#define CTR_ERG_MASK U(0xf)
695#define CTR_DMINLINE_SHIFT U(16)
696#define CTR_DMINLINE_MASK U(0xf)
697#define CTR_L1IP_SHIFT U(14)
698#define CTR_L1IP_MASK U(0x3)
699#define CTR_IMINLINE_SHIFT U(0)
700#define CTR_IMINLINE_MASK U(0xf)
Dan Handleyce4c8202015-03-30 17:15:16 +0100701
Varun Wadekar030567e2017-05-25 18:04:48 -0700702#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100703
Achin Guptafa9c08b2014-05-09 12:00:17 +0100704/* Physical timer control register bit fields shifts and masks */
Varun Wadekar030567e2017-05-25 18:04:48 -0700705#define CNTP_CTL_ENABLE_SHIFT U(0)
706#define CNTP_CTL_IMASK_SHIFT U(1)
707#define CNTP_CTL_ISTATUS_SHIFT U(2)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100708
Varun Wadekar030567e2017-05-25 18:04:48 -0700709#define CNTP_CTL_ENABLE_MASK U(1)
710#define CNTP_CTL_IMASK_MASK U(1)
711#define CNTP_CTL_ISTATUS_MASK U(1)
Achin Guptafa9c08b2014-05-09 12:00:17 +0100712
Varun Wadekardd4f0882018-06-18 16:15:51 -0700713/* Physical timer control macros */
714#define CNTP_CTL_ENABLE_BIT (U(1) << CNTP_CTL_ENABLE_SHIFT)
715#define CNTP_CTL_IMASK_BIT (U(1) << CNTP_CTL_IMASK_SHIFT)
716
Achin Gupta4f6ad662013-10-25 09:08:21 +0100717/* Exception Syndrome register bits and bobs */
Varun Wadekar030567e2017-05-25 18:04:48 -0700718#define ESR_EC_SHIFT U(26)
719#define ESR_EC_MASK U(0x3f)
720#define ESR_EC_LENGTH U(6)
Justin Chadwell1f461972019-08-20 11:01:52 +0100721#define ESR_ISS_SHIFT U(0)
722#define ESR_ISS_LENGTH U(25)
Varun Wadekar030567e2017-05-25 18:04:48 -0700723#define EC_UNKNOWN U(0x0)
724#define EC_WFE_WFI U(0x1)
725#define EC_AARCH32_CP15_MRC_MCR U(0x3)
726#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
727#define EC_AARCH32_CP14_MRC_MCR U(0x5)
728#define EC_AARCH32_CP14_LDC_STC U(0x6)
729#define EC_FP_SIMD U(0x7)
730#define EC_AARCH32_CP10_MRC U(0x8)
731#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
732#define EC_ILLEGAL U(0xe)
733#define EC_AARCH32_SVC U(0x11)
734#define EC_AARCH32_HVC U(0x12)
735#define EC_AARCH32_SMC U(0x13)
736#define EC_AARCH64_SVC U(0x15)
737#define EC_AARCH64_HVC U(0x16)
738#define EC_AARCH64_SMC U(0x17)
739#define EC_AARCH64_SYS U(0x18)
740#define EC_IABORT_LOWER_EL U(0x20)
741#define EC_IABORT_CUR_EL U(0x21)
742#define EC_PC_ALIGN U(0x22)
743#define EC_DABORT_LOWER_EL U(0x24)
744#define EC_DABORT_CUR_EL U(0x25)
745#define EC_SP_ALIGN U(0x26)
746#define EC_AARCH32_FP U(0x28)
747#define EC_AARCH64_FP U(0x2c)
748#define EC_SERROR U(0x2f)
Justin Chadwell1f461972019-08-20 11:01:52 +0100749#define EC_BRK U(0x3c)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100750
Jeenu Viswambharan76454ab2017-11-30 12:54:15 +0000751/*
752 * External Abort bit in Instruction and Data Aborts synchronous exception
753 * syndromes.
754 */
755#define ESR_ISS_EABORT_EA_BIT U(9)
756
Varun Wadekar030567e2017-05-25 18:04:48 -0700757#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800759/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
Varun Wadekar030567e2017-05-25 18:04:48 -0700760#define RMR_RESET_REQUEST_SHIFT U(0x1)
761#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Vignesh Radhakrishnana9e02602017-03-03 10:58:05 -0800762
Dan Handley5f0cdb02014-05-14 17:44:19 +0100763/*******************************************************************************
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000764 * Definitions of register offsets, fields and macros for CPU system
765 * instructions.
766 ******************************************************************************/
767
Varun Wadekar030567e2017-05-25 18:04:48 -0700768#define TLBI_ADDR_SHIFT U(12)
Antonio Nino Diaz0b64f4e2017-02-27 17:23:54 +0000769#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
770#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
771
772/*******************************************************************************
Dan Handley5f0cdb02014-05-14 17:44:19 +0100773 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
774 * system level implementation of the Generic Timer.
775 ******************************************************************************/
Soby Mathew342d6222018-06-11 16:21:30 +0100776#define CNTCTLBASE_CNTFRQ U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700777#define CNTNSAR U(0x4)
778#define CNTNSAR_NS_SHIFT(x) (x)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100779
Varun Wadekar030567e2017-05-25 18:04:48 -0700780#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
781#define CNTACR_RPCT_SHIFT U(0x0)
782#define CNTACR_RVCT_SHIFT U(0x1)
783#define CNTACR_RFRQ_SHIFT U(0x2)
784#define CNTACR_RVOFF_SHIFT U(0x3)
785#define CNTACR_RWVT_SHIFT U(0x4)
786#define CNTACR_RWPT_SHIFT U(0x5)
Dan Handley5f0cdb02014-05-14 17:44:19 +0100787
Soby Mathew342d6222018-06-11 16:21:30 +0100788/*******************************************************************************
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000789 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew342d6222018-06-11 16:21:30 +0100790 * system level implementation of the Generic Timer.
791 ******************************************************************************/
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000792/* Physical Count register. */
793#define CNTPCT_LO U(0x0)
794/* Counter Frequency register. */
795#define CNTBASEN_CNTFRQ U(0x10)
796/* Physical Timer CompareValue register. */
797#define CNTP_CVAL_LO U(0x20)
798/* Physical Timer Control register. */
799#define CNTP_CTL U(0x2c)
Soby Mathew342d6222018-06-11 16:21:30 +0100800
David Cunado495f3d32016-10-31 17:37:34 +0000801/* PMCR_EL0 definitions */
David Cunado3e61b2b2017-10-02 17:41:39 +0100802#define PMCR_EL0_RESET_VAL U(0x0)
Varun Wadekar030567e2017-05-25 18:04:48 -0700803#define PMCR_EL0_N_SHIFT U(11)
804#define PMCR_EL0_N_MASK U(0x1f)
David Cunado495f3d32016-10-31 17:37:34 +0000805#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100806#define PMCR_EL0_LP_BIT (U(1) << 7)
David Cunado3e61b2b2017-10-02 17:41:39 +0100807#define PMCR_EL0_LC_BIT (U(1) << 6)
808#define PMCR_EL0_DP_BIT (U(1) << 5)
809#define PMCR_EL0_X_BIT (U(1) << 4)
810#define PMCR_EL0_D_BIT (U(1) << 3)
Alexei Fedorove290a8fc2019-08-13 15:17:53 +0100811#define PMCR_EL0_C_BIT (U(1) << 2)
812#define PMCR_EL0_P_BIT (U(1) << 1)
813#define PMCR_EL0_E_BIT (U(1) << 0)
David Cunado495f3d32016-10-31 17:37:34 +0000814
Isla Mitchell04880e32017-07-21 14:44:36 +0100815/*******************************************************************************
David Cunado1a853372017-10-20 11:30:57 +0100816 * Definitions for system register interface to SVE
817 ******************************************************************************/
818#define ZCR_EL3 S3_6_C1_C2_0
819#define ZCR_EL2 S3_4_C1_C2_0
820
821/* ZCR_EL3 definitions */
822#define ZCR_EL3_LEN_MASK U(0xf)
823
824/* ZCR_EL2 definitions */
825#define ZCR_EL2_LEN_MASK U(0xf)
826
827/*******************************************************************************
Isla Mitchell04880e32017-07-21 14:44:36 +0100828 * Definitions of MAIR encodings for device and normal memory
829 ******************************************************************************/
830/*
831 * MAIR encodings for device memory attributes.
832 */
833#define MAIR_DEV_nGnRnE ULL(0x0)
834#define MAIR_DEV_nGnRE ULL(0x4)
835#define MAIR_DEV_nGRE ULL(0x8)
836#define MAIR_DEV_GRE ULL(0xc)
837
838/*
839 * MAIR encodings for normal memory attributes.
840 *
841 * Cache Policy
842 * WT: Write Through
843 * WB: Write Back
844 * NC: Non-Cacheable
845 *
846 * Transient Hint
847 * NTR: Non-Transient
848 * TR: Transient
849 *
850 * Allocation Policy
851 * RA: Read Allocate
852 * WA: Write Allocate
853 * RWA: Read and Write Allocate
854 * NA: No Allocation
855 */
856#define MAIR_NORM_WT_TR_WA ULL(0x1)
857#define MAIR_NORM_WT_TR_RA ULL(0x2)
858#define MAIR_NORM_WT_TR_RWA ULL(0x3)
859#define MAIR_NORM_NC ULL(0x4)
860#define MAIR_NORM_WB_TR_WA ULL(0x5)
861#define MAIR_NORM_WB_TR_RA ULL(0x6)
862#define MAIR_NORM_WB_TR_RWA ULL(0x7)
863#define MAIR_NORM_WT_NTR_NA ULL(0x8)
864#define MAIR_NORM_WT_NTR_WA ULL(0x9)
865#define MAIR_NORM_WT_NTR_RA ULL(0xa)
866#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
867#define MAIR_NORM_WB_NTR_NA ULL(0xc)
868#define MAIR_NORM_WB_NTR_WA ULL(0xd)
869#define MAIR_NORM_WB_NTR_RA ULL(0xe)
870#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
871
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100872#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell04880e32017-07-21 14:44:36 +0100873
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100874#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
875 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell04880e32017-07-21 14:44:36 +0100876
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100877/* PAR_EL1 fields */
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100878#define PAR_F_SHIFT U(0)
879#define PAR_F_MASK ULL(0x1)
880#define PAR_ADDR_SHIFT U(12)
881#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
Jeenu Viswambharan781f4aa2017-10-19 09:15:15 +0100882
Dimitris Papastamos281a08c2017-10-13 12:06:06 +0100883/*******************************************************************************
884 * Definitions for system register interface to SPE
885 ******************************************************************************/
886#define PMBLIMITR_EL1 S3_0_C9_C10_0
887
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100888/*******************************************************************************
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100889 * Definitions for system register interface to MPAM
890 ******************************************************************************/
891#define MPAMIDR_EL1 S3_0_C10_C4_4
892#define MPAM2_EL2 S3_4_C10_C5_0
893#define MPAMHCR_EL2 S3_4_C10_C4_0
894#define MPAM3_EL3 S3_6_C10_C5_0
895
896/*******************************************************************************
Dimitris Papastamos380559c2017-10-12 13:02:29 +0100897 * Definitions for system register interface to AMU for ARMv8.4 onwards
898 ******************************************************************************/
899#define AMCR_EL0 S3_3_C13_C2_0
900#define AMCFGR_EL0 S3_3_C13_C2_1
901#define AMCGCR_EL0 S3_3_C13_C2_2
902#define AMUSERENR_EL0 S3_3_C13_C2_3
903#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
904#define AMCNTENSET0_EL0 S3_3_C13_C2_5
905#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
906#define AMCNTENSET1_EL0 S3_3_C13_C3_1
907
908/* Activity Monitor Group 0 Event Counter Registers */
909#define AMEVCNTR00_EL0 S3_3_C13_C4_0
910#define AMEVCNTR01_EL0 S3_3_C13_C4_1
911#define AMEVCNTR02_EL0 S3_3_C13_C4_2
912#define AMEVCNTR03_EL0 S3_3_C13_C4_3
913
914/* Activity Monitor Group 0 Event Type Registers */
915#define AMEVTYPER00_EL0 S3_3_C13_C6_0
916#define AMEVTYPER01_EL0 S3_3_C13_C6_1
917#define AMEVTYPER02_EL0 S3_3_C13_C6_2
918#define AMEVTYPER03_EL0 S3_3_C13_C6_3
919
Dimitris Papastamos0767d502017-11-13 09:49:45 +0000920/* Activity Monitor Group 1 Event Counter Registers */
921#define AMEVCNTR10_EL0 S3_3_C13_C12_0
922#define AMEVCNTR11_EL0 S3_3_C13_C12_1
923#define AMEVCNTR12_EL0 S3_3_C13_C12_2
924#define AMEVCNTR13_EL0 S3_3_C13_C12_3
925#define AMEVCNTR14_EL0 S3_3_C13_C12_4
926#define AMEVCNTR15_EL0 S3_3_C13_C12_5
927#define AMEVCNTR16_EL0 S3_3_C13_C12_6
928#define AMEVCNTR17_EL0 S3_3_C13_C12_7
929#define AMEVCNTR18_EL0 S3_3_C13_C13_0
930#define AMEVCNTR19_EL0 S3_3_C13_C13_1
931#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
932#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
933#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
934#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
935#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
936#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
937
938/* Activity Monitor Group 1 Event Type Registers */
939#define AMEVTYPER10_EL0 S3_3_C13_C14_0
940#define AMEVTYPER11_EL0 S3_3_C13_C14_1
941#define AMEVTYPER12_EL0 S3_3_C13_C14_2
942#define AMEVTYPER13_EL0 S3_3_C13_C14_3
943#define AMEVTYPER14_EL0 S3_3_C13_C14_4
944#define AMEVTYPER15_EL0 S3_3_C13_C14_5
945#define AMEVTYPER16_EL0 S3_3_C13_C14_6
946#define AMEVTYPER17_EL0 S3_3_C13_C14_7
947#define AMEVTYPER18_EL0 S3_3_C13_C15_0
948#define AMEVTYPER19_EL0 S3_3_C13_C15_1
949#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
950#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
951#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
952#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
953#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
954#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
955
Alexei Fedorovf3ccf032020-07-14 08:17:56 +0100956/* AMCFGR_EL0 definitions */
957#define AMCFGR_EL0_NCG_SHIFT U(28)
958#define AMCFGR_EL0_NCG_MASK U(0xf)
959#define AMCFGR_EL0_N_SHIFT U(0)
960#define AMCFGR_EL0_N_MASK U(0xff)
961
Dimitris Papastamos0767d502017-11-13 09:49:45 +0000962/* AMCGCR_EL0 definitions */
963#define AMCGCR_EL0_CG1NC_SHIFT U(8)
Dimitris Papastamos0767d502017-11-13 09:49:45 +0000964#define AMCGCR_EL0_CG1NC_MASK U(0xff)
965
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100966/* MPAM register definitions */
967#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Louis Mayencourt537fa852019-02-11 11:25:50 +0000968#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
969
970#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
971#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Jeenu Viswambharan5f835912018-07-31 16:13:33 +0100972
973#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
974
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100975/*******************************************************************************
976 * RAS system registers
Sathees Balya65849aa2018-12-06 13:33:24 +0000977 ******************************************************************************/
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100978#define DISR_EL1 S3_0_C12_C1_1
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100979#define DISR_A_BIT U(31)
Jeenu Viswambharan14c60162018-04-04 16:07:11 +0100980
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000981#define ERRIDR_EL1 S3_0_C5_C3_0
Antonio Nino Diaz30399882018-07-12 13:23:59 +0100982#define ERRIDR_MASK U(0xffff)
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000983
984#define ERRSELR_EL1 S3_0_C5_C3_1
985
986/* System register access to Standard Error Record registers */
987#define ERXFR_EL1 S3_0_C5_C4_0
988#define ERXCTLR_EL1 S3_0_C5_C4_1
989#define ERXSTATUS_EL1 S3_0_C5_C4_2
990#define ERXADDR_EL1 S3_0_C5_C4_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000991#define ERXPFGF_EL1 S3_0_C5_C4_4
992#define ERXPFGCTL_EL1 S3_0_C5_C4_5
993#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Jan Dabros30125ea2018-08-30 13:52:23 +0200994#define ERXMISC0_EL1 S3_0_C5_C5_0
995#define ERXMISC1_EL1 S3_0_C5_C5_1
Jeenu Viswambharan30d81c32017-12-07 08:43:05 +0000996
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +0000997#define ERXCTLR_ED_BIT (U(1) << 0)
998#define ERXCTLR_UE_BIT (U(1) << 4)
999
1000#define ERXPFGCTL_UC_BIT (U(1) << 1)
1001#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1002#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
1003
1004/*******************************************************************************
1005 * Armv8.3 Pointer Authentication Registers
Sathees Balya65849aa2018-12-06 13:33:24 +00001006 ******************************************************************************/
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001007#define APIAKeyLo_EL1 S3_0_C2_C1_0
1008#define APIAKeyHi_EL1 S3_0_C2_C1_1
1009#define APIBKeyLo_EL1 S3_0_C2_C1_2
1010#define APIBKeyHi_EL1 S3_0_C2_C1_3
1011#define APDAKeyLo_EL1 S3_0_C2_C2_0
1012#define APDAKeyHi_EL1 S3_0_C2_C2_1
1013#define APDBKeyLo_EL1 S3_0_C2_C2_2
1014#define APDBKeyHi_EL1 S3_0_C2_C2_3
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001015#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz52839622019-01-31 11:58:00 +00001016#define APGAKeyHi_EL1 S3_0_C2_C3_1
Antonio Nino Diaz932b3ae2018-11-22 15:53:17 +00001017
Sathees Balya65849aa2018-12-06 13:33:24 +00001018/*******************************************************************************
1019 * Armv8.4 Data Independent Timing Registers
1020 ******************************************************************************/
1021#define DIT S3_3_C4_C2_5
1022#define DIT_BIT BIT(24)
1023
John Tsichritzis80744482019-03-04 16:41:26 +00001024/*******************************************************************************
1025 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1026 ******************************************************************************/
1027#define SSBS S3_3_C4_C2_6
1028
Justin Chadwell9dd94382019-07-18 14:25:33 +01001029/*******************************************************************************
1030 * Armv8.5 - Memory Tagging Extension Registers
1031 ******************************************************************************/
1032#define TFSRE0_EL1 S3_0_C5_C6_1
1033#define TFSR_EL1 S3_0_C5_C6_0
1034#define RGSR_EL1 S3_0_C1_C0_5
1035#define GCR_EL1 S3_0_C1_C0_6
1036
Madhukar Pappireddy9cf7f352019-10-30 14:24:39 -05001037/*******************************************************************************
1038 * Definitions for DynamicIQ Shared Unit registers
1039 ******************************************************************************/
1040#define CLUSTERPWRDN_EL1 S3_0_c15_c3_6
1041
1042/* CLUSTERPWRDN_EL1 register definitions */
1043#define DSU_CLUSTER_PWR_OFF 0
1044#define DSU_CLUSTER_PWR_ON 1
1045#define DSU_CLUSTER_PWR_MASK U(1)
1046
Antonio Nino Diaz1083b2b2018-07-20 09:17:26 +01001047#endif /* ARCH_H */